#### **CS221:** Digital Design

http://jatinga.iitg.ernet.in/~asahu/cs221

# FSM: Examples, Optimization and State Encoding

A. Sahu

Dept of Comp. Sc. & Engg.

Indian Institute of Technology Guwahati

# <u>Outline</u>

- FSM Examples
- Moore Vs Mealy Machines
- FSM State Optimization : RM and IC
- FSM State Encoding
- FSM + Data Path
- ASM

# FSM Example 5 : Code Detector

- Unlock door (u=1) only when buttons pressed in sequence:
  - -start, then red, blue, green, red
- Input from each button: s, r, g, b

Also, output a indicates that some colored button

pressed



# **FSM Example 5: Code Detector**

- Wait for start (s=1) in "Wait",
- Once started ("Start")
  - If see red, go to "Red1"
  - -Then, if see blue, go to "Blue", Then, if see green, go to "Green", Then, if see red, go to "Red2"
  - —In that state, open the door (u=1)
  - -Wrong button at any step, return to "Wait"

# FSM Example 5 : Code Detector



Q: Can you trick this FSM to open the door, without knowing the code?

A: Yes, hold all buttons simultaneously

# Improve FSM for Code Detector



- New transition conditions detect if wrong button pressed, returns to "Wait"
- FSM provides formal, concrete means to accurately define desired behavior

Common Pitfalls Regarding Transition Properties

- Only one condition should be true
  - For all transitions leaving a state
  - Else, which one?





# Common Pitfalls Regarding Transition Properties

- One condition must be true
  - For all transitions leaving a state
  - Else, where go?



#### **Verifying Correct Transition Properties**

- Can verify using Boolean algebra
  - Only one condition true: AND of each condition
     pair (for transitions leaving a state) should equal 0
  - → proves pair can never simultaneously be true
  - Example



#### Answer:

#### **Verifying Correct Transition Properties**

- Can verify using Boolean algebra
  - One condition true: OR of all conditions of transitions leaving a state) should equal 1
  - − → proves at least one condition must be true
  - Example



#### **Verifying Correct Transition Properties**

- Can verify using Boolean algebra
  - Only one condition true
  - One condition true

Q: For shown transitions, prove whether:

- \* Only one condition true (AND of each pair is always 0)
- \* One condition true (OR of all transitions is always 1)



#### **Evidence that Pitfall is Common**



- Recall code detector FSM
  - We "fixed" a problem with the transition conditions
  - Do the transitions obey the two required transition properties?
    - Consider transitions of state Start, and the "only one true" property

#### **Evidence that Pitfall is Common**



Consider transitions of state Start, and "only one true" property

$$ar * a'$$
  $a' * a(r'+b+g)$   $ar * a(r'+b+g)$   
 $= (a*a')r$   $= 0*r$   $= (a'*a)*(r'+b+g) = 0*(r'+b+g)$   
 $= (a*a)*r*(r'+b+g) = *r*(r'+b+g)$   
 $= 0$   $= arr'+arb+arg$   
 $= 0 + arb+arg$   
Fails! Means that two of Start's  $= arb + arg$ 

= ar(b+g) // not ZERO

13 transitions could be true

#### **Evidence that Pitfall is Common**



Consider transitions of state Start, and "only one true" property

Intuitively: press red and blue buttons at same time: conditions ar, and a(r'+b+g) will both be true. Which one should be taken?

Q: How to solve?

A: ar should be arb'g' (likewise for ab, ag, ar)

arb'g' \* a(r'+b+g) = 0

# **FSM Types**

- Two main types of FSMs
  - –Moore FSM : output is only function of state
  - –Mealy FSM: output is function of state and inputs

# **Set Theoretic Description**

Moore Machine is an ordered quintuple

Moore = 
$$(S,I,O,\delta,\lambda)$$

where

**S** = Finite set of states 
$$\neq \Phi$$
,  $\{s_1, s_2, \dots, s_n\}$ 

**I**= Finite set of inputs 
$$\neq \Phi$$
,  $\{i_1, i_2, \dots, i_m\}$ 

**O** = Finite set of outputs 
$$\neq \Phi$$
,  $\{o_1, o_2, \dots, o_1\}$ 

$$\delta$$
= Next state function which maps  $S \times I \rightarrow S$ 

$$\lambda$$
= Output function w hich maps  $S \rightarrow O$ 

## **Set Theoretic Description**

Mealy Machine is an ordered quintuple

Mealy =(S,I,O,
$$\delta$$
, $\beta$ ) where   
S=Finite set of states  $\neq \Phi$ ,  $\{s_1, s_2, \dots, s_n\}$   
I=Finite set of inputs  $\neq \Phi$ ,  $\{i_1, i_2, \dots, i_m\}$   
O=Finite set of outputs  $\neq \Phi$ ,  $\{o_1, o_2, \dots, o_1\}$   
 $\delta$ =Next state function which maps  $S \times I \rightarrow S$   
 $\beta$ = Output function which maps  $S \times I \rightarrow O$ 

#### **Clocked synchronous FSM**

#### Clocked

 All storage elements employ a clock input (i.e. all storage elements are flipflops)

#### Synchronous

—All of the flip flops use the same clock signal

#### **Clocked synchronous FSM**

#### FSM

- State machine is simply another name for sequential circuits. Finite refers to the fact that the number of states the circuit can assume if finite
- Async FSM: A synchronous clocked FSM changes state only when a triggering edge (or tick) occurs on the clock signal

#### **Clocked synchronous FSM structure**

- States: determined by possible values in sequential storage elements
- **Transitions**: change of state
- Clock: controls when state can change by controlling storage elements



#### **Moore machine**



#### **Mealy machine**

A Much better name of State "Memory" is State Storage



State Storage= Set of n FFs 2<sup>n</sup> State can be stored Next state =  $F_1$ (current state, inputs) Output =  $F_2$ (current state, inputs)

#### **Example of Moore & Melay Machine**

Parity Checker <u>Solution</u>: (Moore)



Moore Machine: Output is associated with the state and hence appears after the state transition take place.

#### **Example of Moore & Mealy Machine**

• Parity Checker <u>Solution</u>: (Mealy)



Mealy Machine: Output is associated with the state transition, and appears <u>before</u> the state transition is completed (by the next clock pulse).

# Parity Checker: Moore M/C Implementation



Moore O/P is synchronized with clock.

# Parity Checker: Mealy M/C Implementation



Mealy O/P is not synchronized with clock.

# Comparison: Mealy FSM Vs Moore FSM

- Mealy machines have less states
  - Outputs are on transitions (n²) rather than states (n)
- Moore machines are safer to use
  - Outputs change at clock edge (always one cycle later)
- Mealy machines: input change can cause output change as soon as logic is done
  - A big problem when two machines are interconnected
  - Asynchronous feedback may occur if one isn't careful

#### **Comparison: Mealy FSM Vs Moore FSM**

- Mealy machines react faster to inputs
  - react in same cycle don't need to wait for clock
  - outputs may be considerably shorter than the clock cycle
  - in Moore machines, more logic may be necessary to decode state
     into outputs there may be more gate delays after clock edge

## **FSM Example : Mealy vs Moore**

• Design a system that outputs a '1' whenever it receives a multiple of 3 # of 1's (i.e., 0, 3, 6, 9, etc. # of 1's) on a serial input line x.

#### **FSM Example: Moore Machine**

• Design a system that outputs a '1' whenever it receives a multiple of 3 # of 1's (i.e., 0, 3, 6, 9, etc. # of 1's) on a serial input line x.



#### **FSM Example: Moore Machine**

• Design a system that outputs a '1' whenever it receives a multiple of 3 # of 1's (i.e., 0, 3, 6, 9, etc. # of 1's) on a serial input line x.



# **Mealy Vs Moore: Problem**

- $\Sigma_0 = \{t, f\} \ \Sigma_I = \{0, 1\}$
- Outputs t ⇔ at least 2 last input digits are same

# **Solutions to Problem**

- Mealy implementation
  - –Needs only 3 states
- Moore implementation
  - —Needs 2 more almost duplicated states just in order to the output value t there.

# **FSM: Mealy Machine**



# **FSM: Moore Machine**

Outputs **true** if at least 2 last input digits are same

Is it possible to design Moore FSM of the same problem with 3 state?

You can try now...

# **FSM: Moore Machine**

